# ECE 5722 Homework 3

By Bruce Huynh **10/8/2021** 

#### **Introduction:**

In this assignment, we were tasked with creating SAYEH assembly code that communicates with the CPU. Alongside that, we were also tasked with creating RTL hardware for the IO interface that the CPU would communicate with.

## A.) Initialize the A/D interface

```
cwp
wpl
mil r0, 00
mih r0, 50 ; location 0x5000
mil r1, 01
mih r1, 00
mil r2, 00
mih r2, 02 ; location 0x0200 (User Program)
sta r0, r2
```

For this code, we write information from the user program into the location 0x5000.

# B.) Datapath and Controller





```
module ece5722hw3 (input write IO, read IO, get data, clk, rst, input
[15:0] data_in, input [15:0] data in DCD, output interrupt, output
[15:0] data read out);
wire startWire;
wire acknowledgeWire;
wire [7:0] dataAddOutWire;
wire [7:0] outputToBufferWire;
wire write BufferW;
     DCD DCDstart(.address(data in DCD), .write IO(write IO),
.clk(clk), .rst(rst), .start_or_acknowledge_out(startWire));
     DCD DCDacknowledge(.address(data in DCD), .write IO(write IO),
.clk(clk), .rst(rst), .start or acknowledge out(acknowledgeWire));
     IO_interface myIOI(.get_data(get_data), .start(startWire),
.acknowledged(acknowledgeWire), .clk(clk), .rst(rst),
.data_read(data_in), .dataAddOut(dataAddOutWire),
      .write Buffer(write BufferW), .interrupt(interrupt));
     addressDecoder myaddressDecoder(.address(data_in),
.read_IO(read_IO), .clk(clk), .outputToBuffer(outputToBufferWire));
assign data_read_out[15:0] = {outputToBufferWire[7:0],
dataAddOutWire[7:0]};
endmodule
module DCD (input [15:0] address, input write IO, clk, rst, output
start or acknowledge out);
     reg start_or_acknowledge_out_state;
always @ (posedge clk) begin
```

```
if ((address == 16'h5000 | address == 16'h5001) &
write IO == 1)
                 if ((address == 16'h5000 | address == 16'h5001) &
write IO)
                       start or acknowledge out state <= 1;</pre>
                 else
                       start or acknowledge out state <= 0;</pre>
assign start_or_acknowledge_out = start_or_acknowledge_out_state;
endmodule
module IO interface (input start, get data, acknowledged, clk, rst,
input [15:0] data_read, output interrupt, write_Buffer, output [7:0]
dataAddOut);
     reg [7:0] counter = 0;
     reg [7:0] dataH;
     reg [7:0] dataL;
     reg sendToInterrupt;
     reg write_Buffer_On;
always @ (posedge clk or posedge rst) begin
     if (rst) begin
           counter <= 0;
           dataH <= 8'b000000000;</pre>
           write_Buffer_On <= 0;
           sendToInterrupt <= 0;</pre>
     else if (acknowledged == 1 & start != 1)
           counter <= ∅;
     else if (start & get data) begin
           counter <= counter + 1'b1;</pre>
                 if (counter != 8'b11111111) begin
```

```
dataH <= data_read[15:8];</pre>
                       write Buffer On <= 1;</pre>
                 else if (counter == 8'b11111111) begin
                       write Buffer On <= ∅;
                       sendToInterrupt <= 1;</pre>
                       counter <= 8'b11111111;</pre>
assign interrupt = sendToInterrupt;
assign dataAddOut = dataH;
assign write Buffer = write Buffer On;
endmodule
module addressDecoder (input read_IO, clk, input [15:0] address,
output [7:0] outputToBuffer);
reg outState;
always @ (posedge clk) begin
      if ((address >= 16'h5500 & address <= 16'h55FF) & read_IO)</pre>
            outState <= 1;</pre>
      else
            outState <= ∅;
assign outputToBuffer = outState ? address[7:0] : 8'h00;
```

```
endmodule
```

## D.) Testbench

There is one testbench that was written for this circuit but it tests many different aspects of the design to make sure it functions correctly.

Testbench code:

```
module ece5722hw3_tb ();

reg write_IO, read_IO, get_data, clk, rst;

reg [15:0] data_in;

reg [15:0] data_in_DCD;

wire [15:0] data_read_out;

wire interrupt;

ece5722hw3 UUT (.write_IO(write_IO), .read_IO(read_IO),
    .get_data(get_data), .clk(clk), .rst (rst), .data_in(data_in),
    .data_in_DCD(data_in_DCD),
    .data_read_out(data_read_out), .interrupt(interrupt));

initial begin

data_in <= 16'h5505;
data_in_DCD <= 16'h5001;
get_data <= 0;</pre>
```

```
write_IO <= 1;
read_IO <= 1;
rst <= 1;
rst <= 0;
clk <= 0;
end

always #30 data_in <= data_in + 1;
always #20 clk = ~clk;
always #25 get_data = ~get_data;

endmodule</pre>
```



From this first image, you can see that data\_read\_out takes the lower 8 bits from the address decoder and it takes the upper 8 bits from the DCD. The information being output only gets done when there is a pulse on get\_data.



In this image, when the counter reaches 256, the data will not be read anymore, even though data is still being sent in. Then, the interface will send out an interrupt signal. Once the CPU gets the interrupt, it will send an acknowledge signal to reset the circuit.

### E.) ISR

```
сwр
wpl
mil r0, 00
mih r0, 00
mil r1, 01; constant 1 for wpl
mih r1, 00
mil r2, 00
mih r^2, 01; 0x0100 = 256
wph
mil r4, 01
mih r4, 00; r4 = constant 1
mil r5, 00
mih r5, 09; write to address 0x0900
mil r6, FF
mih r6, 09; address 0x09FF
mil r7, 01
mih r7, 50; location 0x5001
L10
wph
sta r7, r4; store data from memory address 0x0001 to location 0x5001
```

```
sta r5, r7; store data from memory address 0x5001 to location 0x09XX
;L02
wpl
add r0, r1; add 1 to r0
cmp r2, r0 ; compare stored to 256
inte
oup
awp 8
         ; add an extra window pointer tab
awp 9 ; add an extra window pointer tab
           ; add an extra window pointer tab
awp 10
mil r0, 00
mih r0, 55
mil r1, FF
mil r2, 01
oup r1
intd
brc L2
            ; stop if done
              ; otherwise jump back to L10
jpr L10
;L2
```

For the ISR, we keep adding data to 0x5500, and compare it to the max value of 0x55FF. If it has not reached this value and if the counter is not 256, we keep going.

#### **Conclusion:**

This assignment was the most difficult assignment to date as it tested our knowledge of SAYEH assembly and had us combine it with RTL design. It was good practice with working with addresses and the larger idea of system level design.